GD32F10x User Manual
61
0: no interrupt generated by hardware.
1: error interrupt enable
9:8
Reserved
Must be kept at reset value
7
LK
FMC_CTL1 lock bit
This bit is cleared by hardware when right sequence written to FMC_KEY1 register.
This bit can be set by software.
6
START
Send erase command to FMC bit
This bit is set by software to send erase command to FMC. This bit is cleared by
hardware when the BUSY bit is cleared.
5:3
Reserved
Must be kept at reset value
2
MER
Main flash mass erase for bank1 command bit
This bit is set or cleared by software
0: no effect
1: main flash mass erase command for bank1
1
PER
Main flash page erase for bank1 command bit
This bit is set or clear by software
0: no effect
1: main flash page erase command for bank1
0
PG
Main flash program for bank1 command bit
This bit is set or clear by software
0: no effect
1: main flash program command for bank1
Note:
This register should be reset after the corresponding flash operation completed.
2.4.12.
Address register 1 (FMC_ADDR1)
Address offset: 0x54
Reset value: 0x0000 0000.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
w
Bits
Fields
Descriptions
31:0
ADDR[31:0]
Flash erase/program command address bits
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...