GD32F10x User Manual
448
9
PM
Parity mode
0: Even parity.
1: Odd parity.
8
PERRIE
Parity error interrupt enable
If this bit is set, an interrupt occurs when the PERR bit in USART_STAT is set.
0: Parity error interrupt is disabled.
1: Parity error interrupt is enabled.
7
TBEIE
Transmitter buffer empty interrupt enable
If this bit is set, an interrupt occurs when the TBE bit in USART_STAT is set.
0: Transmitter buffer empty interrupt is disabled.
1: Transmitter buffer empty interrupt is enabled.
6
TCIE
Transmission complete interrupt enable
If this bit is set, an interrupt occurs when the TC bit in USART_STAT is set.
0: Transmission complete interrupt is disabled.
1: Transmission complete interrupt is enabled.
5
RBNEIE
Read data buffer not empty interrupt and overrun error interrupt enable
If this bit is set, an interrupt occurs when the RBNE bit or the ORERR bit in
USART_STAT is set.
0: Read data register not empty interrupt and overrun error interrupt disabled.
1: Read data register not empty interrupt and overrun error interrupt enabled.
4
IDLEIE
IDLE line detected interrupt enable
If this bit is set, an interrupt occurs when the IDLEF bit in USART_STAT is set.
0: IDLE line detected interrupt disabled.
1: IDLE line detected interrupt enabled.
3
TEN
Transmitter enable
0: Transmitter is disabled.
1: Transmitter is enabled.
2
REN
Receiver enable
0: Receiver is disabled.
1: Receiver is enabled.
1
RWU
Receiver wakeup from mute mode.
Software can set this bit to make the USART work in mute mode and reset this bit
to wake up the USART.
In wake up by idle frame mode (WM=0), this bit can be reset by hardware when an
idle frame has been detected. In wake up by address match mode (WM=1), this bit
can be reset by hardware when receiving an address match frame or set by
hardware when receiving an address mismatch frame.
0: Receiver in active mode.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...