
GD32F10x User Manual
807
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NP
T
X
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30:24
NPTXRQTOP[6:0]
Top entry of the non-periodic Tx request queue
Entry in the non-periodic transmit request queue.
Bits 30:27: Channel number
Bits 26:25:
– 00: IN/OUT token
– 01: Zero-length OUT packet
– 11: Channel halt request
Bit 24: Terminate Flag, indicating last entry for selected channel.
23:16
NPTXRQS[7:0]
Non-periodic Tx request queue space
The remaining space of the non-periodic transmit request queue.
0: Request queue is Full
1: 1 entry
2: 2 entries
…
n: n entries (0
≤n≤8)
Others: Reserved
15:0
NPTXFS[15:0]
Non-periodic Tx FIFO space
The remaining space of the non-periodic transmit FIFO.
In terms of 32-bit words.
0: Non-periodic Tx FIFO is full
1: 1 word
2: 2 words
n: n words (0
≤n≤NPTXFD)
Others: Reserved
Global core configuration register (USBFS_GCCFG)
Address offset: 0x0038
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...