GD32F10x User Manual
168
refer to CTL0[1:0]description
21:20
MD13[1:0]
Port 13 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
19:18
CTL12[1:0]
Port 12 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
17:16
MD12[1:0]
Port 12 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
15:14
CTL11[1:0]
Port 11 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
13:12
MD11[1:0]
Port 11 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
11:10
CTL10[1:0]
Port 10 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
9:8
MD10[1:0]
Port 10 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
7:6
CTL9[1:0]
Port 9 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
5:4
MD9[1:0]
Port 9 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
3:2
CTL8[1:0]
Port 8 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
1:0
MD8[1:0]
Port 8 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...