GD32F10x User Manual
230
26:24
SPT8[2:0]
refer to SPT0[2:0] description
23:21
SPT7[2:0]
refer to SPT0[2:0] description
20:18
SPT6[2:0]
refer to SPT0[2:0] description
17:15
SPT5[2:0]
refer to SPT0[2:0] description
14:12
SPT4[2:0]
refer to SPT0[2:0] description
11:9
SPT3[2:0]
refer to SPT0[2:0] description
8:6
SPT2[2:0]
refer to SPT0[2:0] description
5:3
SPT1[2:0]
refer to SPT0[2:0] description
2:0
SPT0[2:0]
Channel sample time
000: channel sampling time is 1.5 cycles
001: channel sampling time is 7.5 cycles
010: channel sampling time is 13.5 cycles
011: channel sampling time is 28.5 cycles
100: channel sampling time is 41.5 cycles
101: channel sampling time is 55.5 cycles
110: channel sampling time is 71.5 cycles
111: channel sampling time is 239.5 cycles
11.7.6.
Watchdog high threshold register (ADC_WDHT)
Address offset: 0x24
Reset value: 0x0000 0FFF
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDHT[11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDHT[11:0]
High threshold for analog watchdog
These bits define the high threshold for the analog watchdog.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...