GD32F10x User Manual
70
Table 3-1. Power saving mode summary
Mode
Sleep
Deep-sleep
Standby
Description
Only CPU clock is off
1.
All clocks in the 1.2V
domain are off
2.
Disable IRC8M,
HXTAL and PLL
1.
The 1.2V domain is
power off
2.
Disable IRC8M,
HXTAL and PLL
LDO Status
On (normal power
mode)
On (normal or low power
mode)
Off
Configuration
SLEEPDEEP = 0
SLEEPDEEP = 1
STBMOD = 0
SLEEPDEEP = 1
STBMOD = 1, WURST =
1
Entry
WFI or WFE
WFI or WFE
WFI or WFE
Wakeup
Any interrupt for WFI
Any event (or interrupt
when SEVONPEND is
1) for WFE
Any interrupt from EXTI
lines for WFI
Any event(or interrupt when
SEVONPEND is 1) from
EXTI for WFE
1.
NRST pin
2.
WKUP pin
3.
FWDGT reset
4.
RTC
Wakeup
Latency
None
IRC8M wakeup time,
LDO wakeup time added if
LDO is in low power mode
Power on sequence
Note:
In standby mode, all I / Os are in high-impedance state except RESET pin, PC13 pin
when configured for RTC function, PC14 and PC15 pins when used as LXTAL Crystal
oscillator pins, and WKUP pin if enabled.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...