
GD32F10x User Manual
823
Rese
rve
d
E
OP
F
T
[1
:0
]
DA
R[6
:0
]
Rese
rve
d
NZ
L
S
OH
DS
[1
:0
]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12:11
EOPFT[1:0]
End of periodic frame time
This field defines the percentage time point in a frame that the end of periodic frame
(EOPF) flag should be triggered.
00: 80% of the frame time
01: 85% of the frame time
10: 90% of the frame time
11: 95% of the frame time
10:4
DAR[6:0]
Device address
This field defines the USB device
’s address. USBFS uses this field to match with
the incoming token
’s device address field. Software should program this field after
receiving a Set Address command from USB host.
3
Reserved
Must be kept at reset value.
2
NZLSOH
Non-zero-length status OUT handshake
When a USB device receives a non-zero-length data packet during status OUT
stage, this field controls that either USBFS should receive this packet or reject this
packet with a STALL handshake.
0: Treat this packet as a normal packet and response according to the status of
NAKS and STALL bits in USBFS_DOEPxCTL register.
1: Send a STALL handshake and don’t save the received OUT packet.
1:0
DS[1:0]
Device speed
This field controls the device speed when the device connected to a host.
11: Full speed
Others: Reserved
Device control register (USBFS_DCTL)
Address offset: 0x0804
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...