
GD32F10x User Manual
646
0: Rx FIFO1 not empty interrupt disabled
1: Rx FIFO1 not empty interrupt enabled
3
RFOIE0
Rx FIFO0 overfull interrupt enable
0: Rx FIFO0 overfull interrupt disabled
1: Rx FIFO0 overfull interrupt enabled
2
RFFIE0
Rx FIFO0 full interrupt enable
0: Rx FIFO0 full interrupt disabled
1: Rx FIFO0 full interrupt enabled
1
RFNEIE0
Rx FIFO0 not empty interrupt enable
0: Rx FIFO0 not empty interrupt disabled
1: Rx FIFO0 not empty interrupt enabled
0
TMEIE
Transmit mailbox empty interrupt enable
0: Transmit mailbox empty interrupt disabled
1: Transmit mailbox empty interrupt enabled
21.4.7.
Error register (CAN_ERR)
Address offset: 0x18
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RECNT[7:0]
TECNT[7:0]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ERRN[2:0]
Reserved BOERR
PERR
WERR
rw
r
r
r
Bits
Fields
Descriptions
31:24
RECNT[7:0]
Receive error count defined by the CAN standard
23:16
TECNT[7:0]
Transmit error count defined by the CAN standard
15:7
Reserved
Must be kept at reset value.
6:4
ERRN[2:0]
Error number
These bits indicate the error status of bit transformation. They are updated by
hardware. When the bit transformation is successful, they are equal to 0.
000: No error
001: Stuff error
010: Form error
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...