GD32F10x User Manual
751
22.4.50.
DMA missed frame and buffer overflow counter register
(ENET_DMA_MFBOCNT)
Address offset: 0x1020
Reset value: 0x0000 0000
There are two counters designed in DMA controller for tracking the number of missed frames
during receiving. The counter value can be read from this register for debug purpose.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
OBFOC
MSFA[10:0]
OBMFC
rc_r
rc_r
rc_r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSFC[15:0]
rc_r
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28
OBFOC
Overflow bit for FIFO overflow counter bit
Overflow bit for FIFO overflow counter
27:17
MSFA[10:0]
Missed frames by the application bits
These bits indicate the number of frames dropped by RxFIFO
16
OBMFC
Overflow bit for missed frame counter
15:0
MSFC[15:0]
Missed frames by the controller bits
These bits indicate the number of frames missed by the RxDMA controller because
of the unavailable receive buffer. Each time the RxDMA controller flushes one
frame, this counter will plus 1.
22.4.51.
DMA
current
transmit
descriptor
address
register
(ENET_DMA_CTDADDR)
Address offset: 0x1048
Reset value: 0x0000 0000
This register points to the start descriptor address of the current transmit descriptor read by
the TxDMA controller.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...