GD32F10x User Manual
805
00: DATA0
10: DATA1
Others: Reserved
14:4
BCOUNT[10:0]
Byte count
The byte count of the received data packet.
3:0
EPNUM[3:0]
Endpoint number
The endpoint number to which the current received packet belongs.
Global receive FIFO length register (USBFS_GRFLEN)
Address offset: 0x024
Reset value: 0x0000 0200
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RX
F
D
[1
5
:0
]
r/rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
RXFD[15:0]
Rx FIFO depth
In terms of 32-bit words.
1
≤
RXFD
≤
1024
Host non-periodic transmit FIFO length register /Device IN endpoint 0 transmit
FIFO length (USBFS_HNPTFLEN _DIEP0TFLEN)
Address offset: 0x028
Reset value: 0x0200 0200
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...