GD32F10x User Manual
693
This is valid only when the first segment (TDES0[28]) is set.
0: The MAC automatic append a CRC to the end of the transmitted frame
1: The MAC does not append a CRC to the end of the transmitted frame
26
DPAD
Disable adding pad bit
This is valid only when the first segment (TDES0[28]) is set.
0: The DMA automatically adds padding byte and CRC to a frame shorter than 64
bytes. Only the padding actually acts, the CRC is also appended. The DCRC bit is
don’t care.
1:The MAC does not automatically add padding to a frame
25
TTSEN
Transmit timestamp function enable bit.
This field is only valid when the First segment control bit (TDES0[28]) is set.
0: Disable transmit timestamp function
1: When TMSEN is set (ENET_PTP_TSCTL bit 0), IEEE 1588 hardware time
stamping is activated for the transmit frame
24
Reserved
Must be kept at reset value.
23:22
CM[1:0]
Checksum mode bits
0x0: Disabled checksum insertion function
0x1: Only enable function for IP header checksum calculation and insertion
0x2: Enable IP header checksum and payload checksum calculation and insertion,
pseudo-header checksum is not calculated in hardware
0x3: Enable IP Header checksum and payload checksum calculation and
insertion, pseudo-header checksum is calculated in hardware.
21
TERM
Transmit end for ring mode bit
This bit is used only in ring mode and has higher priority than TCHM
0: The current descriptor is not the last descriptor in the table
1: The descriptor table reached its final descriptor. The DMA descriptor pointer
returns to the start address of the table.
20
TCHM
The second address chained mode bit
This bit is used only in chain mode. When this bit, TCHM (TDES0[20]), is set,
TB2S (TDES1[28:16]) is don’t care.
0: The second address in the descriptor is the second buffer address
1:The second address in the descriptor is the next descriptor address
19:18
Reserved
Must be kept at reset value.
17
TTMSS
Transmit timestamp status bit
This bit is only valid when the descriptor’s last segment (LSG) control bit
(TDES0[29]) is set.
0: Timestamp was not captured
1:A timestamp was captured for the described transmit frame and push into
TDES2 and TDES3.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...