GD32F10x User Manual
721
registers
1: The system time value equals or exceeds the value specified in the target time
registers
8:7
Reserved
Must be kept at reset value.
6
MSCT
MSC transmit status bit
0: All the bits in register ENET_MSC_TINTF are cleared
1: An interrupt is generated in the ENET_MSC_TINTF register
5
MSCR
MSC receive status bit
0: All the bits in register ENET_MSC_RINTF are cleared
1: An interrupt is generated in the ENET_MSC_RINTF register
4
MSC
MSC status bit
This bit is logic ORed from MSCT and MSCR bit.
0: Both MSCT and MSCR bits in this register are low
1: Any of bit 6 (MSCT) or bit 5 (MSCR) is set high
3
WUM
WUM status bit
This bit is logic ORed from WUFR and MPKR bit in ENET_MAC_WUM register.
0: Wakeup frame or Magic Packet frame is not received
1: A Magic packet or remote wakeup frame is received in power down Mode
2:0
Reserved
Must be kept at reset value.
22.4.13.
MAC interrupt mask register (ENET_MAC_INTMSK)
Address offset: 0x003C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMSTIM
Reserved
WUMIM
Reserved
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value.
9
TMSTIM
Timestamp trigger interrupt mask bit
0:Unmask the timestamp interrupt generation
1:Mask the timestamp interrupt generation
8:4
Reserved
Must be kept at reset value.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...