
GD32F10x User Manual
250
Prescaler divider PSC[2:0] bits
Min timeout (ms)
RLD[11:0]=0x000
Max timeout (ms)
RLD[11:0]=0xFFF
1 / 256
110 or 111
0.025
26208.025
The FWDGT timeout can be more accurate by calibrating the IRC40K.
Note
:
All the 10x devices. When after the execution of dog reload operation, if the MCU needs
enter the deepsleep / standby mode immediately, more than 3 IRC40K clock interval
must be inserted in the middle of reload and deepsleep / standby mode commands by
software setting.
For all the 101 devices and the 103 devices with flash no more than 128K, when software
finished the executing operation of FWDGT, if the MCU needs enter the deepsleep /
standby mode immediately, it is at least 100 us interval left between the two instructions.
For all the 101 devices and the 103 devices with flash no more than 128K, if you need
access to
the MCU debug mode, recommend to use hardware watchdog,
or
enable
watchdog again after
exit debug mode by software
setting.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...