
GD32F10x User Manual
172
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7
EOE
Event output enable
Set and cleared by software.When set the EVENTOUT Cortex output is connected
to the I/O selected by the PORT[2:0] and PIN[3:0] bits
6:4
PORT[2:0]
Event output port selection
Set and cleared by software.Select the port used to output the Cortex EVENTOUT
signal.
000: Select PORT A
001: Select PORT B
010: Select PORT C
011: Select PORT D
100: Select PORT E
3:0
PIN[3:0]
Event output pin selection
Set and cleared by software. Select the pin used to output the Cortex EVENTOUT
signal.
0000: Select Pin 0
0001: Select Pin 1
0010: Select Pin 2
…
1111: Select Pin 15
7.5.9.
AFIO port configuration register 0 (AFIO_PCF0)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
Memory map and bit definitions for Middle-density, High-density and Extra-density devices:
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SPI2_RE
MAP
Reserved
SWJ_CFG[2:0]
Reserved
ADC1_
ETRGRT
_REMAP
Reserved
ADC0_
ETRGRT
_REMAP
Reserved
TIMER4C
H3_
IREMAP
rw
w
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PD01_RE
MAP
CAN_REMAP[1:0]
TIMER3_
REMAP
TIMER2_REMAP[1:0
]
TIMER1_REMAP[1:0
]
TIMER0_REMAP[1:0
]
USART2_REMAP[1:
0]
USART1_
REMAP
USART0_
REMAP
I2C0_RE
MAP
SPI0_RE
MAP
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...