GD32F10x User Manual
824
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
P
OI
F
CGONA
K
S
GO
NA
K
CGINA
K
S
GI
NA
K
Rese
rve
d
GO
NS
GI
NS
SD
RW
K
UP
rw
w
w
w
w
r
r
rw
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11
POIF
Power-on initialization finished
Software should set this bit to notify USBFS that the registers are initialized after
waking up from power down state.
10
CGONAK
Clear global OUT NAK
Software sets this bit to clear GONS bit in this register.
9
SGONAK
Set global OUT NAK
Software sets this bit to set GONS bit in this register.
When GONS bit is zero, setting this bit will also cause GONAK flag in
USBFS_GINTF register triggered after a while. Software should clear the GONAK
flag before writing this bit again.
8
CGINAK
Clear global IN NAK
Software sets this bit to clear GINS bit in this register.
7
SGINAK
Set global IN NAK
Software sets this bit to set GINS bit in this register.
When GINS bit is zero, setting this bit will also cause GINAK flag in USBFS_GINTF
register triggered after a while. Software should clear the GINAK flag before writing
this bit again.
6:4
Reserved
Must be kept at reset value.
3
GONS
Global OUT NAK status
0: The handshake that USBFS response to OUT transaction packet and whether to
save the OUT data packet are decided by Rx FIFO status, endpoint
’s NAK and
STALL bits.
1: USHBS always responses to OUT transaction with NAK handshake and
doesn’t
save the incoming OUT data packet.
2
GINS
Global IN NAK status
0: The response to IN transaction is decided by Tx FIFO status, endpoint
’s NAK and
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...