GD32F10x User Manual
306
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH3OF
CH2OF
CH1OF
CH0OF Reserved
BRKIF
TRGIF
CMTIF
CH3IF
CH2IF
CH1IF
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12
CH3OF
Channel 3 over capture flag
Refer to CH0OF description
11
CH2OF
Channel 2 over capture flag
Refer to CH0OF description
10
CH1OF
Channel 1 over capture flag
Refer to CH0OF description
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardware when a
capture event occurs while CH0IF flag has already been set. This flag is cleared by
software.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8
Reserved
Must be kept at reset value.
7
BRKIF
Break interrupt flag
When the break input is inactive, the bit is set by hardware.
When the break input is inactive, the bit can be cleared by software.
0: No active level break has been detected.
1: An active level has been detected.
6
TRGIF
Trigger interrupt flag
This flag is set on trigger event and cleared by software. When in pause mode, both
edges on trigger input generates a trigger event, otherwise, only an active edge on
trigger input can generates a trigger event.
0: No trigger event occurred.
1: Trigger interrupt occurred.
5
CMTIF
Channel commutation interrupt flag
This flag is set by hardware when channel’s commutation event occurs, and cleared
by software
0: No channel commutation interrupt occurred
1: Channel commutation interrupt occurred
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...