GD32F10x User Manual
584
20.3.3.
External device address mapping
Figure 20-2. EXMC memory banks
Bank0(4x64M)
Bank1(256M)
Bank2(256M)
Bank3(256M)
0x6000 0000
0x6FFF FFFF
0x7000 0000
0x7FFF FFFF
0x8000 0000
0x9FFF FFFF
0x8FFF FFFF
0x9000 0000
Address
Banks
Supported memory type
NAND
PC Card
NOR/PSRAM
EXMC access space is divided into multiple banks. Each bank is 256 Mbytes. The first bank
(Bank0) is further divided into four regions, and each region is 64 Mbytes. Bankx(x=1, 2) is
each divided into two spaces, the attribute memory space and the common memory space.
Bank3 is divided into three spaces, which are the attribute memory space, the common
memory space and the I/O memory space.
Each bank or region has a separate chip-select control signal, which can be configured
independently.
Bank0 is used for NOR and PSRAM device access.
Bank1 and bank2 are used to access NAND Flash exclusively.
Bank3 is used for PC Card access.
NOR/PSRAM address mapping
Figure 20-3. Four regions of bank0 address mapping
reflects the address mapping of the
four regions of bank0. Internal AHB address lines HADDR[27:26] bits are used to select the
four regions.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...