
GD32F10x User Manual
616
……
0xF: Data latency of first burst access is 17 EXMC_CLK
23:20
CKDIV[3:0]
Synchronous clock divide ratio. This filed is only effect in synchronous mode.
0x0: Reserved
0x1: EXMC_CLK period = 2 * HCLK period
……
0xF: EXMC_CLK period = 16 * HCLK period
19:16
Reserved
Must be kept at reset value.
15:8
WDSET[7:0]
Data setup time
This field is meaningful only in asynchronous access.
0x00: Reserved
0x01: Data setup time = 2 * HCLK period
……
0xFF: Data setup time = 256 * HCLK period
7:4
WAHLD[3:0]
Address hold time
This field is used to set the time of address hold phase, which only used in mode D
and multiplexed mode.
0x0: Reserved
0x1: Address hold time = 2 * HCLK
……
0xF: Address hold time = 16 * HCLK
3:0
WASET[3:0]
Address setup time
This field is used to set the time of address setup phase.
Note: Meaningful only in asynchronous access of SRAM,ROM,NOR Flash
0x0: Address setup time = 1 * HCLK
0x1: Address setup time = 2 * HCLK
……
0xF: Address setup time = 16 * HCLK
20.4.2.
NAND Flash/PC Card controller registers
NAND Flash/PC Card control registers (EXMC_NPCTLx) (x=1, 2, 3)
Address offset: 0x40 + 0x20 * x, (x = 1, 2, and 3)
Reset value: 0x0000 0018
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ECCSZ[2:0]
ATR[3]
rw
rw
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...