
GD32F10x User Manual
599
Figure 20-16. Mode D write access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(WASET+1 HCLK)
Data Setup Time
(WDSET HCLK)
EXMC Output
Address Hold Time
(WAHLD+1 HCLK)
1 HCLK
Table 20-10. Mode D related registers configuration
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
Reserved
0x0
15
ASYNCWAIT
Depends on memory
14
EXMODEN
0x1
13
NRWTEN
0x0
12
WREN
Depends on user
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
Depends on memory
5-4
NRW
Depends on memory
3-2
NRTP
Depends on memory
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0
29-28
ASYNCMOD
Mode D:0x3
27-24
DLAT
Don’t care
23-20
CKDIV
No effect
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user (DSET+3 HCLK for
read)
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...