Chapter 10 PCI Controller
10-42
10.4.15 G2P Interrupt Mask Register (G2PMASK)
0xD068
31
16
Reserved
:
Type
: Initial value
15
6
5
4 2
1
0
Reserved
MDFEIE MDPEIE
Reserved
IDTTOEIE IDRTOEIE
R/W
R/W
R/W
R/W
:
Type
0
0
0
0
: Initial value
Bits Mnemonic Field
Name
Description
31:7
⎯
Reserved
⎯
6 MDFEIE
Master Direct
Fatal Error
Interrupt Enable
Master Direct Fatal Error Interrupt Enable (Initial value: 0, R/W)
The initiator generates an interrupt when it detects a fatal error in a direct cycle.
1: Generates an interrupt.
0: Does not generate an interrupt.
5 MDPEIE
Master Direct
Parity Error
Interrupt Enable
Master Direct Parity Error Interrupt Enable (Initial value: 0, R/W)
The initiator generates an interrupt when it detects a parity error in a direct cycle.
1: Generates an interrupt.
0: Does not generate an interrupt.
4:2
⎯
Reserved
Please
write
“0”.
1 IDTTOEIE
TRDY Timeout
Error Interrupt
Enable
Initiator Detected TRDY Time Out Interrupt Enable (Initial value: 0, R/W)
The initiator generates an interrupt when it detects a TRDY timeout.
1: Generates an interrupt.
0: Does not generate an interrupt.
0 IDRTOEIE
Retry
Timeout
Error Interrupt
Enable
Initiator Detected Retry Time Out Interrupt Enable (Initial value: 0x0, R/W)
The initiator generates an interrupt when it detects a Retry timeout.
1: Generates an interrupt.
0: Does not generate an interrupt.
Figure 10.4.15 G2P Interrupt Mask Register
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...