Chapter 10 PCI Controller
10-81
10.4.52 P2G I/O Space Control Register (P2GIOCTR)
0xD19C
31
16
Reserved
:
Type
: Initial value
15
8
7 2
1
0
AM[15:8] Reserved
P2GIOEN
BSWAP
R/W
R/W
R/W
:
Type
0x00
0
0/1
:
Initial
value
Bits Mnemonic Field
Name
Description
31:16
⎯
Reserved
⎯
15:8
AM[15:8]
Address Mask
PCI-Bus to G-Bus Address Mask (Initial value: 0x00, R/W)
Sets the bits to be subject to address comparison. See 10.3.5 for more information.
When setting a I/O space size of 256 B (0x0000_0100) for example, the value
becomes 0x00.
7:2
⎯
Reserved
⎯
1
P2GIOEN
I/O Space Enable Target I/O Space Enable (Initial value: 0, R/W) Controls whether the I/O Space for
target access is valid or invalid.
When this bit is set to invalid, Writes to the I/O Space Base Address Register of the
PCI Configuration Register become invalid. Also, “0” is returned to Reads as a
response.
1: Validates I/O Space for target access.
0: Invalidates I/O Space for target access.
0
BSWAP
Byte Swap
Byte Swap Disable
(Initial value: Little Endian Mode: 0; Big Endian Mode: 1, R/W) Sets the byte swapping
of the I/O Space for target access.
0: Do not perform byte swapping.
1: Perform byte swapping.
Please use the default state in most situations. If this bit is changed to “0” when in the
Big Endian Mode, the byte order of transfer to the I/O Space through DWORD (32-bit)
access will not change.
Figure 10.4.52 P2G I/O Space Control Register
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...