Chapter 9 SDRAM Controller
9-6
Table 9.3.2 Address Signal Mapping (32-bit Data Bus) (2/2)
Row Address Width
=
12
Column Address Width
=
11
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column
Address
25 26 22 24 L/H 23
22
9
8
7
6
5
4
3
2
Row
Address 25 26 22 21
20
19
18
17
16
15
14
13
12
11
10
Row Address Width
=
13
Column Address Width
=
8
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column
Address
23 24 22 21 L/H 24 23 9
8
7
6
5
4
3
2
Row Address
23
24
22
21
20
19
18
17
16
15
14
13
12
11
10
Row Address
=
13
Column Address Width
=
9
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column
Address
24 25 22 21 L/H 24 23
9
8
7
6
5
4
3
2
Row Address
24
25
22
21
20
19
18
17
16
15
14
13
12
11
10
Row Address Width
=
13
Column Address Width
=
10
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column
Address
25 26 22 21 L/H 24
23
9
8
7
6
5
4
3
2
Row Address
25
26
22
21
20
19
18
17
16
15
14
13
12
11
10
Row Address Width
=
13
Column Address Width
=
11
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column
Address
26 27 22 25 L/H 24
23
9
8
7
6
5
4
3
2
Row Address
26
27
22
21
20
19
18
17
16
15
14
13
12
11
10
Row Address Width
=
13
Column Address Width
=
12
Address Bit
ADDR [19:5]
19
(B0)
18
(B1)
17 16
SAD
DR10
(AP)
14 13 12 11 10 9 8 7 6 5
Column Address
27
28
26
25 L/H 24
23
9
8
7
6
5
4
3
2
Row Address
27
28
22
21
20
19
18
17
16
15
14
13
12
11
10
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...