Table of Contents
i
Table of Contents
Handling Precautions
TX4925
1.
Features................................................................................................................................................................... 1-1
1.1
Outline ........................................................................................................................................................... 1-1
1.2
Features .......................................................................................................................................................... 1-2
1.2.1
TX49/H2 Processor Core Features ........................................................................................................ 1-2
1.2.2
TX4925 Peripheral Circuit Features...................................................................................................... 1-3
2.
Block Diagram........................................................................................................................................................ 2-1
2.1
TX4925 Block Diagram................................................................................................................................. 2-1
3.
Signals .................................................................................................................................................................... 3-1
3.1
Pin Signal Description ................................................................................................................................... 3-1
3.1.1
Signals Common to SDRAM and External Bus Interfaces ................................................................... 3-1
3.1.2
SDRAM Interface Signals..................................................................................................................... 3-2
3.1.3
External Interface Signals ..................................................................................................................... 3-3
3.1.4
DMA Interface Signals.......................................................................................................................... 3-5
3.1.5
PCI Interface Signals............................................................................................................................. 3-5
3.1.6
Serial I/O Interface Signals ................................................................................................................... 3-7
3.1.7
Timer Interface Signals ......................................................................................................................... 3-7
3.1.8
Parallel I/O Interface Signals ................................................................................................................ 3-7
3.1.9
AC-link Interface Signals...................................................................................................................... 3-8
3.1.10
Interrupt Signals .................................................................................................................................... 3-8
3.1.11
CHI Interface Signals ............................................................................................................................ 3-8
3.1.12
SPI Interface Signals ............................................................................................................................. 3-9
3.1.13
NAND Flash Memory Interface Signals ............................................................................................... 3-9
3.1.14
Extended EJTAG Interface Signals ....................................................................................................... 3-9
3.1.15
Clock Signals ...................................................................................................................................... 3-10
3.1.16
Initialization Signals............................................................................................................................ 3-10
3.1.17
Test Signals ......................................................................................................................................... 3-11
3.1.18
Power Supply Pins .............................................................................................................................. 3-11
3.2
Boot Configuration ...................................................................................................................................... 3-12
3.3
Pin Multiplexing .......................................................................................................................................... 3-15
4.
Address Mapping.................................................................................................................................................... 4-1
4.1
TX4925 Physical Address Map...................................................................................................................... 4-1
4.2
Register Map.................................................................................................................................................. 4-2
4.2.1
Addressing............................................................................................................................................. 4-2
4.2.2
Ways to Access to Internal Registers..................................................................................................... 4-2
4.2.3
Register Map ......................................................................................................................................... 4-3
5.
Configuration Register............................................................................................................................................ 5-1
5.1
Outline ........................................................................................................................................................... 5-1
5.1.1
Detecting G-Bus Timeout...................................................................................................................... 5-1
5.2
Register .......................................................................................................................................................... 5-2
5.2.1
Chip Configuration Register (CCFG) 0xE000 ..................................................................................... 5-3
5.2.2
Chip Revision ID Register (REVID) 0xE004 ....................................................................................... 5-5
5.2.3
Pin Configuration Register (PCFG) 0xE008 ........................................................................................ 5-6
5.2.4
Timeout Error Access Address Register (TOEA) 0xE00C................................................................... 5-8
5.2.5
Power Down Control Register (PDNCTR) 0xE010............................................................................. 5-9
5.2.6
GBUS Arbiter Priority Register (GARBP) 0xE018 ............................................................................ 5-10
5.2.7
Timeout Count Register (TOCNT) 0xE020 ....................................................................................... 5-10
5.2.8
DMA Request Control Register (DRQCTR) 0xE024 ........................................................................ 5-11
5.2.9
Clock Control Register (CLKCTR) 0xE028 ...................................................................................... 5-12
5.2.10
GBUS Arbiter Control Register (GARBC) 0xE02C ........................................................................... 5-14
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...