Chapter 15 Interrupt Controller
15-11
Bits Mnemonic Field
Name
Explanation
17:16 IC16
Interrupt Source
Control 16
Interrupt Source Control 16 (Initial value: 00, R/W)
These bits specify the active state of DMA[2] interrupts.
00: Low level active
01: Disable
10: Disable
11: Disable
15:14 IC7
Interrupt Source
Control 7
Interrupt Source Control 7 (Initial value: 00, R/W)
These bits specify the active state of external INT[5] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
13:12 IC6
Interrupt Source
Control 6
Interrupt Source Control 6 (Initial value: 00, R/W)
These bits specify the active state of external INT[4] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
11:10 IC5
Interrupt Source
Control 5
Interrupt Source Control 5 (Initial value: 00, R/W)
These bits specify the active state of external INT[3] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
9:8 IC4
Interrupt Source
Control 4
Interrupt Source Control 4 (Initial value: 00, R/W)
These bits specify the active state of external INT[2] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
7:6 IC3
Interrupt Source
Control 3
Interrupt Source Control 3 (Initial value: 00, R/W)
These bits specify the active state of external INT[1] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
5:4 IC2
Interrupt Source
Control 2
Interrupt Source Control 2 (Initial value: 00, R/W)
These bits specify the active state of external INT[0] interrupts.
00: Low level active
01: High level active
10: Falling edge active
11: Rising edge active
3:2 IC1
Interrupt
Source
Control 1
Interrupt Source Control 1 (Initial value: 00, R/W)
These bits specify the active state of TX49 Write Timeout Error interrupts.
00: Low level active
01: Disable
10: Disable
11: Disable
1:0
⎯
Reserved
⎯
Figure 15.4.2 Interrupt Detection Mode Register 0 (2/2)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...