Table of Contents
vi
11.3.11
Error Detection/Interrupt Signaling....................................................................................................11-11
11.3.12
Multi-Controller System ....................................................................................................................11-12
11.4
Registers......................................................................................................................................................11-13
11.4.1
Line Control Register 0 (SILCR0) 0xF300 (Ch. 0) Line Control Register 1 (SILCR1)
0xF400 (Ch. 1) ...................................................................................................................................11-14
11.4.2
DMA/Interrupt Control Register 0 (SIDICR0) 0xF304 (Ch. 0) DMA/Interrupt Control Register 1
(SIDICR1) 0xF404 (Ch. 1).................................................................................................................11-15
11.4.3
DMA/Interrupt Status Register 0 (SIDISR0) 0xF308 (Ch. 0) DMA/Interrupt Status Register 1
(SIDISR1) 0xF408 (Ch. 1) .................................................................................................................11-17
11.4.4
Status Change Interrupt Status Register 0 (SISCISR0) 0xF30C (Ch. 0)
Status Change Interrupt Status Register 1 (SISCISR1) 0xF40C (Ch. 1) ............................................11-19
11.4.5
FIFO Control Register 0 (SIFCR0) 0xF310 (Ch. 0) FIFO Control Register 1 (SIFCR1)
0xF410 (Ch. 1) ...................................................................................................................................11-20
11.4.6
Flow Control Register 0 (SIFLCR0) 0xF314 (Ch. 0) Flow Control Register 1
(SIFLCR1) 0xF414 (Ch. 1) ................................................................................................................11-21
11.4.7
Baud Rate Control Register 0 (SIBGR0) 0xF318 (Ch. 0) Baud Rate Control Register 1
(SIBGR1) 0xF418 (Ch. 1) ..................................................................................................................11-22
11.4.8
Transmit FIFO Register 0 (SITFIFO0) 0xF31C (Ch. 0) Transmit FIFO Register 1
(SITFIFO1) 0xF41C (Ch. 1) ..............................................................................................................11-23
11.4.9
Receive FIFO Register 0 (SIRFIFO0) 0xF320 (Ch. 0) Receive FIFO Register 1
(SIRFIFO1) 0xF420 (Ch. 1) ...............................................................................................................11-24
12.
Timer/Counter....................................................................................................................................................... 12-1
12.1
Features ........................................................................................................................................................ 12-1
12.2
Block Diagram ............................................................................................................................................. 12-2
12.3
Detailed Explanation.................................................................................................................................... 12-3
12.3.1
Overview ............................................................................................................................................. 12-3
12.3.2
Counter Clock ..................................................................................................................................... 12-3
12.3.3
Counter ................................................................................................................................................ 12-4
12.3.4
Interval Timer Mode............................................................................................................................ 12-4
12.3.5
Pulse Generator Mode ......................................................................................................................... 12-6
12.3.6
Watchdog Timer Mode ........................................................................................................................ 12-7
12.4
Registers....................................................................................................................................................... 12-9
12.4.1
Timer Control Register
n
(TMTCRn) TMTCR0 0xF000 TMTCR1 0xF100 TMTCR2 0xF200 .... 12-10
12.4.2
Timer Interrupt Status Register
n
(TMTISRn) TMTISR0 0xF004 TMTISR1 0xF104
TMTISR2 0xF204 ..............................................................................................................................12-11
12.4.3
Compare Register An (TMCPRAn) TMCPRA0 0xF008 TMCPRA1 0xF108 TMCPRA2 0xF208 12-12
12.4.4
Compare Register Bn (TMCPRBn) TMCPRB0 0xF00C TMCPRB1 0xF10C ................................ 12-13
12.4.5
Interval Timer Mode Register
n
(TMITMRn) TMITMR0 0xF010 TMITMR1 0xF110
TMITMR2 0xF210............................................................................................................................ 12-14
12.4.6
Divide Register
n
(TMCCDRn) TMCCDR0 0xF020 TMCCDR1 0xF120 TMCCDR2 0xF220 .... 12-15
12.4.7
Pulse Generator Mode Register n (TMPGMRn) TMPGMR0 0xF030 TMPGMR1 0xF130 ........... 12-16
12.4.8
Watchdog Timer Mode Register
n
(TMWTMRn) TMWTMR2 0xF240 .......................................... 12-17
12.4.9
Timer Read Register
n
(TMTRRn) 0xF0F0 TMTRR0 0xF0F0 TMTRR1 0xF1F0
TMTRR2 0xF2F0.............................................................................................................................. 12-18
13.
Parallel I/O Port .................................................................................................................................................... 13-1
13.1
Characteristics.............................................................................................................................................. 13-1
13.2
Block Diagram ............................................................................................................................................. 13-1
13.3
Detailed Description .................................................................................................................................... 13-2
13.3.1
Selecting PIO Pins............................................................................................................................... 13-2
13.3.2
General-purpose Parallel Port ............................................................................................................. 13-2
13.4
Registers....................................................................................................................................................... 13-2
13.4.1
PIO Output Data Register (PIODO) 0xF500....................................................................................... 13-3
13.4.2
PIO Input Data Register (PIODI) 0xF504........................................................................................... 13-3
13.4.3
PIO Direction Control Register (PIODIR) 0xF508 ............................................................................. 13-4
13.4.4
PIO Open Drain Control Register (PIOOD) 0xF50C.......................................................................... 13-4
14.
AC-link Controller................................................................................................................................................ 14-1
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...