Chapter 14 AC-link Controller
14-30
Bits Mnemonic Field
Name
Description
Enable Audio slot reception. (Initial value: 1, R/W1S)
4 AUDISLT
Enable Audio
slot reception
R
W1S
0: Indicates that audio slot reception is disabled.
1: Indicates that audio slot reception is enabled.
0: No effect
1: Enables audio slot reception.
Enable Audio LFE slot transmission. (Initial value: 1, R/W1S)
3 LFESLT
Enable Audio
LFE slot
transmission
R
W1S
0: Indicates that audio LFE slot transmission is disabled.
1: Indicates that audio LFE slot transmission is enabled.
0: No effect
1: Enables audio LFE slot transmission.
Enable Audio Center slot transmission. (Initial value: 1, R/W1S)
2 CENTSLT
Enable Audio
Center slot
transmission
R
W1S
0: Indicates that audio Center slot transmission is disabled.
1: Indicates that audio Center slot transmission is enabled.
0: No effect
1: Enables audio Center slot transmission.
Enable Audio Surround L&R slot transmission. (Initial value: 1, R/W1S)
1 SURRSLT
Enable Audio
Surround L&R
slot
transmission
R
W1S
0: Indicates that audio Surround L&R slot transmission is disabled.
1: Indicates that audio Surround L&R slot transmission is enabled.
0: No effect
1: Enables audio Surround L&R slot transmission.
Enable Audio PCM L&R slot transmission. (Initial value: 1, R/W1S)
0 AUDOSLT
Enable Audio
PCM L&R slot
transmission
R
W1S
0: Indicates that audio PCM L&R Slot transmission is disabled.
1: Indicates that audio PCM L&R Slot transmission is enabled.
0: No effect
1: Enables audio PCM L&R slot transmission.
Figure 14.4.8 ACSLTEN Register (2/2)
Writing a value into this register needs several BITCLK cycles to take effect. The software must
guarantee that no write access be executed until the previous write access takes effect (completes), by
reading the ACSLTEN.WRPEND bit prior to writing this register. If it is set for a long time, the
BITCLK signal on the AC-link is probably inactive for whatever reason.
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...