Table of Contents
viii
15.4.12
Interrupt Mask Level Register (IRMSK) 0xF640 ............................................................................. 15-22
15.4.13
Interrupt Edge Detection Clear Register (IREDC) 0xF660............................................................... 15-23
15.4.14
Interrupt Pending Register (IRPND) 0xF680.................................................................................... 15-24
15.4.15
Interrupt Current Status Register (IRCS) 0xF6A0 ............................................................................ 15-27
15.4.16
Interrupt Request Flag Register 0 (IRFLAG0) 0xF510..................................................................... 15-29
15.4.17
Interrupt Request Flag Register 1 (IRFLAG1) 0xF514..................................................................... 15-29
15.4.18
Interrupt Request Polarity Control Register (IRPOL) 0xF518.......................................................... 15-30
15.4.19
Interrupt Request Control Register (IRRCNT) 0xF51C.................................................................... 15-30
15.4.20
Interrupt Request Internal Interrupt Mask Register (IRMASKINT) 0xF520 .................................... 15-31
15.4.21
Interrupt Request External Interrupt Mask Register (IRMASKEXT) 0xF524.................................. 15-31
16.
CHI Module .......................................................................................................................................................... 16-1
16.1
Characteristics.............................................................................................................................................. 16-1
16.2
Block Diagram ............................................................................................................................................. 16-2
16.3
Detailed Explanation.................................................................................................................................... 16-3
16.3.1
Transmitter .......................................................................................................................................... 16-3
16.3.2
Receiver............................................................................................................................................... 16-4
16.3.3
Clock and Control Generation............................................................................................................. 16-4
16.3.4
DMA Address Generation ................................................................................................................... 16-6
16.3.5
Timing Diagram .................................................................................................................................. 16-8
16.3.6
Interrupts ............................................................................................................................................. 16-9
16.3.7
Frame Structure and Serial Timing.................................................................................................... 16-10
16.3.8
Configurations................................................................................................................................... 16-16
16.4
Registers..................................................................................................................................................... 16-17
16.4.1
CHI Control Register (CTRL) 0xA800 ............................................................................................. 16-18
16.4.2
CHI Pointer Enable Register (PNTREN) 0xA804 ........................................................................... 16-21
16.4.3
CHI Receive Pointer A Register (RXPTRA) 0xA808....................................................................... 16-23
16.4.4
CHI Receive Pointer B Register (RXPTRB) 0xA80C ...................................................................... 16-24
16.4.5
CHI Transmit Pointer A Register (TXPTRA) 0xA810...................................................................... 16-25
16.4.6
CHI Transmit Pointer B Register (TXPTRB) 0xA814...................................................................... 16-26
16.4.7
CHI SIZE Register (CHISIZE) 0xA818............................................................................................ 16-27
16.4.8
CHI RX Start Register (RXSTRT) 0xA81C...................................................................................... 16-28
16.4.9
CHI TX Start Register (TXSTRT) 0xA820....................................................................................... 16-29
16.4.10
CHI TX Holding Register (CHIHOLD) 0xA824 .............................................................................. 16-30
16.4.11
CHI RX Holding Register (CHIHOLD) 0xA824.............................................................................. 16-31
16.4.12
CHI Clock Register (CHICLOCK) 0xA828 ..................................................................................... 16-32
16.4.13
HI Interrupt Enable Register (CHIINTE) 0xA82C ........................................................................... 16-33
16.4.14
CHI Interrupt Status Register (CHIINT) 0xA830 ............................................................................. 16-34
17.
Serial Peripheral Interface .................................................................................................................................... 17-1
17.1
Characteristics.............................................................................................................................................. 17-1
17.2
Block Diagram ............................................................................................................................................. 17-2
17.3
Detailed Explanation.................................................................................................................................... 17-3
17.3.1
Operation mode ................................................................................................................................... 17-3
17.3.2
Transmitter/Receiver ........................................................................................................................... 17-3
17.3.3
Baud Rate Generator ........................................................................................................................... 17-4
17.3.4
Transfer Format ................................................................................................................................... 17-5
17.3.5
Inter Frame Space Counter.................................................................................................................. 17-6
17.3.6
SPI Buffer Structure ............................................................................................................................ 17-7
17.3.7
SPI System Errors ............................................................................................................................... 17-7
17.3.8
Interrupts ............................................................................................................................................. 17-7
17.4
Registers....................................................................................................................................................... 17-8
17.4.1
SPI Master Control Register (SPMCR) 0xF800.................................................................................. 17-9
17.4.2
SPI Control Register 0 (SPCR0) 0xF804 .......................................................................................... 17-10
17.4.3
SPI Control Register 1 (SPCR1) 0xF808 .......................................................................................... 17-12
17.4.4
SPI Inter Frame Space Register (SPFS) 0xF80C .............................................................................. 17-13
17.4.5
SPI Status Register (SPSR) 0xF814 .................................................................................................. 17-14
17.4.6
SPI Data Register (SPDR) 0xF818.................................................................................................... 17-16
18.
NAND Flash Memory Controller ......................................................................................................................... 18-1
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...