Chapter 8 DMA Controller
8-23
Bit Mnemonic
Field
Name
Description
6:3 FIFUM[3:0]
FIFO Use Enable
[3:0]
FIFO Use Enable [3:0] (Initial value: 0x0, R/W)
Each channel specifies whether to use 8 -word FIFO in Dual Address transfer.
FIFUM[n] corresponds to channel
n
.
Refer to “8.3.8.2 Burst Transfer During Dual Address Transfer” for more information.
2
⎯
Reserved
⎯
1 RRPT
Round Robin
Priority
Round Robin Priority (Initial value: 0, R/W)
Specifies the method for determining priority among channels.
1: Round Robin method. Priority of the last channel used is the lowest, and the next
previous channel has the next lowest priority. Round robin is in the order Channel
0 > Channel 1 > Channel > Channel 3.
0: Fixed Priority. Priority is fixed in the order Channel 0 > Channel 1 > Channel 2 >
Channel 3.
0
MSTEN
Master Enable
Master Enable (Initial value: 0, R/W)
This bit enables the DMA Controller.
1: Enable
0: Disable
Note: If the entire DMA Controller is disabled, then all internal logic including the Bus
Interface Logic and State Machine are reset.
Figure 8.4.1 DMA Master Control Register (2/2)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...