Chapter 1 Features
1-5
1.2.2.6
Timers/Counters Controller (TMR)
The TX4925 contains 3-channel timer/counters.
•
3-channel 32-bit up-counter
•
Supports three modes : interval timer mode, pulse generator mode, and watchdog timer mode
•
2 timer output pins
•
1 count clock input pin
1.2.2.7
Parallel I/O Ports (PIO)
The TX4925 contains 32-bit parallel I/O ports
•
Independent selection of direction of pins and output port type (totem-pole or open-drain
outputs) on a per bit basis.
1.2.2.8
AC-Link Controller (ACLC)
AC-Link Controller in TX4925 can be connected to audio and/or modem CODECs described in
the “Audio CODEC ’97 Revision 2.1” (AC’97) and can operate them.
•
AC97 2.1 compliant CODEC register access protocol
•
Up to two CODECs are supported
•
Support Audio CODEC (Recording/Playback of 16-bit PCM Left/Right channels)
−
Support Playback of 16-bit Surround, Center, and LFE channels
−
Support Variable Rate Audio recording/Playback
•
Support Modem CODEC (Line 1 and GPIO slots)
•
Support AC-link low-power mode, wake-up, and warm-reset
•
Support sample-data I/O via DMA transfer
1.2.2.9
Interrupt Controller (IRC)
Interrupt controller in TX4925 supports both internal and external interrupts to the processor
core. The priority or the value of each interrupt source is programmed in interrupt level registers.
It has a 16-bit flag register to generate interrupt requests to external devices or the TX49/H2
core.
•
Priority process of 21 internal and up to 8 external interrupt sources.
−
PCIC, DMAC, SIO, Timer Interrupts, RTC, NAND Flash Controller, ACLC, SPI, CHI,
PIO and External Interrupts
−
All of external interrupt signals shares other function signals
•
Edge/Level selectable trigger interrupt
•
Support of Non Mask-able interrupt (NMI)
•
16-bit read/write flag register for interrupt requests, making it possible to issue interrupt
requests to external devices and to the TX49/H2 core (IRC interrupts)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...