Chapter 16 CHI Module
16-32
16.4.12 CHI Clock Register (CHICLOCK)
0xA828
31
16
Reserved
:
Type
: Initial value
15
10
9
8
7 0
Reserved
CDIR MCLK
CDIV
R/W
R/W
R/W
:
Type
0
1
00000000
: Initial value
Bits Mnemonic Field
Name
Description
31:10
⎯
Reserved
⎯
9
CDIR
CHICLKDIR
CHICLKDIR bit (Initial value: 0, R/W)
This bit controls the direction of the CHICLK pin.
0: input (CHI slave mode)
1: output (CHI master mode)
Note: Please set the same value CHICLKDIR and CHIFSDIR. Each set the
difference value (CHIFSDIR = 1, CHICLKDIR = 0 or CHIFSDIR = 0,
CHICLKDIR = 1) can’t recommend
8
MCLK
CHIMCLKEN
CHIMCLKEN bit (Initial value: 1, R/W)
This bit is used to enable or disable the CHICLK counter and CHICLK clock
generation. This bit controls the direction of the CHICLK pin.
0: disable (halting the clock to the CHI Module in order to reduce power
consumption)
1: enable
7:0
CDIV[7:0]
CHICLKDIV
CHICLKDIV bit (Initial value: 0000_0000, R/W)
These bits define the divide-modulus for the programmable divider used to generate
CHICLK. The divide-modulus is equal to (CHI 2). (See the following Table
16.4.2.)
Note: CLKDIV less than 1 can’t recommend
Figure 16.4.12 CHI Clock Register (CHICLOCK)
Table 16.4.2 CHI Clock Divide
CHICLKDIV[7:0] Divide-modulus
2 4
: :
N
:
N+2
:
253 255
254 256
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...