Chapter 8 DMA Controller
8-33
8.4.7
DMA Source Address Increment Register (DMSAIRn) 0xB010 (ch. 0) 0xB030 (ch. 1)
0xB050 (ch. 2) 0xB070 (ch. 3)
31
24
23
16
Reserved SADINC[23:16]
R/W
:
Type
-
: Initial value
15
0
SADINC[15:0]
R/W
:
Type
-
: Initial value
Bits Mnemonic Field
Name
Description
31:24
⎯
Reserved
⎯
23:0 SADINC
Source Address
Increment
Source Address Increment (Initial value: undefined, R/W)
This field sets the increase/decrease value of the DMA Source Address Register
(DMSARn). This value is a 24-bit two’s complement and indicates a byte count.
Refer to “8.3.7.1 Channel Register Settings During Single Address Transfer” and
“8.3.8.1 Channel Register Settings During Dual Address Transfer” for more
information.
Figure 8.4.7 DMA Source Address Increment Register
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...