Chapter 16 CHI Module
16-20
Bits Mnemonic Field
Name
Description
1
TEN
CHITXEN
CHITXEN bit (Initial value: 0, R/W)
This bit is used to enable/disable CHI transmit processing in the direct CPU
read/write mode, where the CPU writes the data to be transmitted through the
CHI TX holding register.
This bit has no effect when TX DMA is enabled.
0: Disable (the CHI serial transmitted data to be tri-stated)
1: Enable
0
CEN
ENCHI
ENCHI bit (Initial value: 0, R/W)
This bit is used to enable/disable the CHI module. Setting this bit to a logic “1”
enables the CHI module. Clearing this bit to a logic “0” disables the CHI Module
and keeps the module in a reset state but gives no effect on the CHI Control
Register.
0: Disable (CHI Module and keeps the module in a reset state but gives no effect
on the CHI Control Register)
1: Enable
To begin the CHI operation, follow the procedure below.
(1) Set up all the configuration registers except CHIRXEN, CHITXEN,
ENDMARXCHI, ENDMATXCHI, and ENCHI bits.
(2) Set either CHIRXEN or ENDMARXCHI, and/or, either CHITXEN or
ENDMATXCHI, to a logic “1”.
(3) Set ENCHI to a logic “1”.
To finish the CHI operation.
(1) Clear ENCHI to a logic “0”.
(2) Clear ENDMARXCHI and/or ENDMATXCHI to a logic “0”, if they were
previously set.
Figure 16.4.1 Control Register (CTRLREG) (3/3)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...