Chapter 8 DMA Controller
8-21
8.4 Registers
Table 8.4.1 DMA Controller Registers
Reference
Offset Address
Bit Width
Mnemonic
Register Name
8.4.6
0xB000
32
DMCHAR0
DMA Chain Address Register 0
8.4.4
0xB004
32
DMSAR0
DMA Source Address Register 0
8.4.5
0xB008
32
DMDAR0
DMA Destination Address Register 0
8.4.9
0xB00C
32 DMCNTR0 DMA
Count
Register
0
8.4.7
0xB010
32
DMSAIR0
DMA Source Address Increment Register 0
8.4.8
0xB014
32
DMDAIR0
DMA Destination Address Increment Register 0
8.4.2 0xB018 32
DMCCR0
DMA
Channel Control Register 0
8.4.3
0xB01C
32
DMCSR0
DMA Channel Status Register 0
8.4.6
0xB020
32
DMCHAR1
DMA Chain Address Register 1
8.4.4
0xB024
32
DMSAR1
DMA Source Address Register 1
8.4.5
0xB028
32
DMDAR1
DMA Destination Address Register 1
8.4.9
0xB02C
32 DMCNTR1 DMA
Count
Register
1
8.4.7
0xB030
32
DMSAIR1
DMA Source Address Increment Register 1
8.4.8
0xB034
32
DMDAIR1
DMA Destination Address Increment Register 1
8.4.2 0xB038 32
DMCCR1
DMA
Channel Control Register 1
8.4.3
0xB03C
32
DMCSR1
DMA Channel Status Register 1
8.4.6
0xB040
32
DMCHAR2
DMA Chain Address Register 2
8.4.4
0xB044
32
DMSAR2
DMA Source Address Register 2
8.4.5
0xB048
32
DMDAR2
DMA Destination Address Register 2
8.4.9
0xB04C
32 DMCNTR2 DMA
Count
Register
2
8.4.7
0xB050
32
DMSAIR2
DMA Source Address Increment Register 2
8.4.8
0xB054
32
DMDAIR2
DMA Destination Address Increment Register 2
8.4.2 0xB058 32
DMCCR2
DMA
Channel Control Register 2
8.4.3
0xB05C
32
DMCSR2
DMA Channel Status Register 2
8.4.6
0xB060
32
DMCHAR3
DMA Chain Address Register 3
8.4.4
0xB064
32
DMSAR3
DMA Source Address Register 3
8.4.5
0xB068
32
DMDAR3
DMA Destination Address Register 3
8.4.9
0xB06C
32 DMCNTR3 DMA
Count
Register
3
8.4.7
0xB070
32
DMSAIR3
DMA Source Address Increment Register 3
8.4.8
0xB074
32
DMDAIR3
DMA Destination Address Increment Register 3
8.4.2 0xB078 32
DMCCR3
DMA
Channel Control Register 3
8.4.3
0xB07C
32
DMCSR3
DMA Channel Status Register 3
8.4.10
0xB0A4
32
DMMFDR
DMA Memory Fill Data Register
8.4.1
0xB0A8
32
DMMCR
DMA Master Control Register
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...