Chapter 11 Serial I/O Port
11-19
11.4.4 Status Change Interrupt Status Register 0 (SISCISR0) 0xF30C (Ch. 0)
Status Change Interrupt Status Register 1 (SISCISR1) 0xF40C (Ch. 1)
31
16
0
:
Type
:
Initial
value
15 6 5 4 3 2 1 0
0 OERS CTSS
RBRKD
TRDY TXALS
UBRKD
R/W0C
R
R
R
R
RW0C :
Type
0
CTS
*
0 1 1 0
:
Initial
value
Bits Mnemonic Field
Name
Description
31:6
⎯
Reserved
⎯
5
OERS
Overrun Error
Overrun Error Status (Initial value: 0, R/W0C)
This bit is immediately set to “1” when an overrun error is detected. This bit is cleared
when a “0” is written.
4
CTSS
CTS Status
CTS Terminal Status (Initial value: CTS
*
signal value, R)
This field indicates the status of the CTS signal.
1: The CTS signal is High.
0: The CTS signal is Low.
3
RBRKD
Receiving Break
Receive Break (Initial value: 0, R)
This bit is set when a break is detected. This bit is automatically cleared when a
frame that is not a break is received.
1: Current status is Break.
0: Current status is not Break.
2 TRDY
Transmission
Data Empty
Transmit Ready (Initial value: 1, R)
This bit is set to “1” if at least one stage in the Transmit FIFO is free.
1 TXALS
Transmission
Complete
Transmit All Sent (Initial value: 1, R)
This bit is set to “1” if the Transmit FIFO and all transmission shift registers are
empty.
0
UBRKD
Break Detected
UART Break Detect (Initial value: 0, R/W0C)
This bit is set when a break is detected. Once set, this bit remains set until cleared by
writing a “0” to it.
Figure 11.4.4 Status Change Interrupt Status Register
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...