Table of Contents
x
22.5.6
DMA Interface AC Characteristics...................................................................................................... 22-8
22.5.7
Interrupt Interface AC Characteristics............................................................................................... 22-10
22.5.8
SIO Interface AC Characteristics ...................................................................................................... 22-10
22.5.9
Timer Interface AC Characteristics ....................................................................................................22-11
22.5.10
PIO Interface AC Characteristics .......................................................................................................22-11
22.5.11
AC-link Interface AC Characteristics................................................................................................ 22-12
22.5.12
NAND Flash Memory Interface AC Characteristics ......................................................................... 22-13
22.5.13
CHI Interface AC Characteristics...................................................................................................... 22-14
22.5.14
SPI Interface AC Characteristics ....................................................................................................... 22-15
23.
Pin Layout, Package ............................................................................................................................................. 23-1
23.1
Pin Layout.................................................................................................................................................... 23-1
23.2
Package ........................................................................................................................................................ 23-6
24.
Usage Notes .......................................................................................................................................................... 24-1
24.1
Limitation on DMA Data Chaining.............................................................................................................. 24-1
24.2
Limitation on a Register Read After an SIO Software Reset ....................................................................... 24-1
24.3
Other Precautions......................................................................................................................................... 24-1
Appendix A.
TX49/H2 Core Supplement .............................................................................................................. A-1
A.1
Processor ID.................................................................................................................................................. A-1
A.2
Interrupts ....................................................................................................................................................... A-1
A.3
Bus Snoop ..................................................................................................................................................... A-1
A.4
Halt/Doze Mode............................................................................................................................................ A-1
A.5
Memory Access Order .................................................................................................................................. A-1
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...