Chapter 1 Features
1-3
1.2.2
TX4925 Peripheral Circuit Features
1.2.2.1
External Bus Controller (EBUSC)
The External Bus Controller generates necessary signals to control external memory and
I/O devices.
•
6 channels of chip select signals, enabling control of up to six devices
•
Supports access to ROM ( including mask ROM, page mode ROM, EPROM and EEPROM),
SRAM, flash ROM, and I/O devices
•
Supports 32-bit, 16-bit and 8-bit data bus sizing on a per channel basis
•
Supports selection among full speed (up to 80 MHz), 1/2 speed (up to 40 MHz), 1/3 speed
(up to 27 MHz) and 1/4 speed (up to 20 MHz) on a per channel basis
•
Support specification of timing on a per channel basis
•
The user can specify setup and hold times for address, chip enable, write enable, and output
enable signals
•
Supports memory sizes of 1M byte to 1G byte for devices with 32-bit data bus, 1M byte to
512M bytes for devices with 16-bit data bus, and 1M byte to 256M bytes for devices with 8-
bit data bus
1.2.2.2
DMA Controller (DMAC)
The TX4925 contains a 4-channel DMA controller that executes DMA transfer to memory and
I/O devices.
•
4-channel independently handling internal/external DMA requests
(Usable 2 channels by external DMA requests)
•
Supports DMA transfer with built-in serial I/O controller and AC-link controller based on
internal DMA requests
•
Supports signal address (fly-by DMA) and dual address transfers in external I/O DMA
transfer mode using external DMA requests
•
Supports transfer between memory and external I/O devices having 32-/16-/8-bit data bus
•
Supports memory-to-memory copy mode, with no address boundary restrictions
•
Supports burst transfer of up to 8 words for a single read/write
•
Supports memory fill mode, writing word data to specified memory area
•
Supports chained DMA transfer
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...