Chapter 1 Features
1-6
1.2.2.10 high-speed serial Concentration Highway Interface (CHI)
The TX4925 has a CHI module.
•
Contents logic for interfacing to external full-duplex serial time-division-multiplexed (TDM)
communication peripherals
•
Supports ISDN line interface chips and other PCM/TDM serial devices
•
Programmable CHI Interface (numbers of channels, frame rate, bit rate, etc.)
•
supports data rates up to 4.096 Mbps
1.2.2.11 Serial Peripheral Interface (SPI)
The TX4925 has an SPI module.
•
full-duplex, synchronous serial data transfers (data in/out, and clock signals)
•
8-bit or 16-bit data word lengths
•
Programmable SPI baud rate
1.2.2.12 NAND Flash Controller
The TX4925 has a NAND Flash memory Controller.
•
Controlled NAND Flash I/F by Setting Register
•
Supports On-chip ECC (Error Correct Circuit) calculating circuits
1.2.2.13 PCMCIA Interface (PCMCIAI/F)
The TX4925 has a 2 identical full PCMCIA ports.
•
Provide the control signals and accepts the status signals which conform to the PCMCIA
version 2.1 standard
•
Appropriate connector keying and level-shifting buffers required for 3.3 V versus 5 V
PCMCIA interface implementations
1.2.2.14 Real Time Clock (RTC)
The TX4925 has an RTC module.
•
44-bit up-counter
•
Interrupts on alarm, timer, and prior to RTC roll-over
•
Date managed by software
1.2.2.15 Power-down Mode
The TX4925 contains support for implementation of power-down mode.
•
HALT mode (stopping CPU core clock) for TX49/H2 core block
•
Power-down mode (stopping input clock) for individual internal peripheral modules
•
RF (Reduced Frequency) Function (1/1, 1/2, 1/4, 1/8)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...