Chapter 10 PCI Controller
10-49
10.4.22 PCI Bus Arbiter Request Port Register (PBAREQPORT) 0xD100
This register sets the correlation between each PCI Bus request source (PCI Controller and
REQ[3:0]) and each Internal PCI Bus Arbiter Request port (Master A - D, W - Z) (see Figure 10.3.9).
When changing these settings, each of the eight field values must always be set to different values.
After changing this register, the Broken Master Register (BM) value becomes invalid since the bit
mapping changes.
This register is only valid when using the on-chip PCI Bus Arbiter.
31
30 28
27
26 24
23
22 20
19
18 16
Reserved
ReqAP
Reserved
ReqBP
Reserved
ReqCP
Reserved
ReqDP
R/W
R/W
R/W
R/W
:
Type
111 110 101 100
:
Initial
value
15
14 12
11
10 8 7 6 4 3 2 0
Reserved
ReqWP
Reserved
ReqXP
Reserved
ReqYP
Reserved
ReqZP
R/W R/W R/W R/W
:
Type
011 010 001 000
:
Initial
value
Bits Mnemonic Field
Name
Description
31
⎯
Reserved
⎯
30:28
ReqAP
Request A Port
Request A Port (Initial value: 111, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request A Port
(Master A).
111: Makes the PCI Controller Master A.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master A.
010: Makes REQ
*
[2] Master A.
001: Makes REQ
*
[1] Master A.
000: Makes REQ
*
[0] Master A.
27
⎯
Reserved
⎯
26:24
ReqBP
Request B Port
Request B Port (Initial value: 110, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request B Port
(Master B).
111: Makes the PCI Controller Master B.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master B.
010: Makes REQ
*
[2] Master B.
001: Makes REQ
*
[1] Master B.
000: Makes REQ
*
[0] Master B.
23
⎯
Reserved
⎯
22:20
ReqCP
Request C Port
Request C Port (Initial value: 101, R/W)
Sets the PCI Bus Master that connects to the Internal PCI Bus Arbiter Request C Port
(Master C).
111: Makes the PCI Controller Master C.
110: Reserved
101: Reserved
100: Reserved
011: Makes REQ
*
[3] Master C.
010: Makes REQ
*
[2] Master C.
001: Makes REQ
*
[1] Master C.
000: Makes REQ
*
[0] Master C.
19
⎯
Reserved
⎯
Figure 10.4.22 PCI Bus Arbiter Request Port Register (1/2)
Содержание TMPR4925
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Страница 4: ......
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4925 ...
Страница 44: ......
Страница 54: ...Chapter 1 Features 1 8 ...
Страница 58: ...Chapter 2 Block Diagram 2 4 ...
Страница 88: ...Chapter 4 Address Mapping 4 12 ...
Страница 226: ...Chapter 8 DMA Controller 8 58 ...
Страница 260: ...Chapter 9 SDRAM Controller 9 34 ...
Страница 480: ...Chapter 15 Interrupt Controller 15 32 ...
Страница 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Страница 555: ...Chapter 20 Removed 20 1 20 Removed ...
Страница 556: ...Chapter 20 Removed 20 2 ...
Страница 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Страница 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Страница 586: ...Chapter 23 Pin Layout Package 23 6 23 2 Package Package Type Package Code 256 pin PBGA PBGA 4L P BGA256 2727 1 27A4 ...
Страница 588: ...Chapter 24 Usage Notes 24 2 ...
Страница 590: ...Appendix A TX49 H2 Core Supplement A 2 ...