GD32F10x User Manual
748
1: All frame received with error except runt error are forwarded to memory
6
FUF
Forward undersized good frames bit
0: The RxFIFO drops all frames whose length is less than 64 bytes. However, if
this frame has already started forwarding (may due to lower value of receive
threshold in Cut-Through mode), the whole frame will be forwarded.
1: The RxFIFO forwards received frame whose frame length is less than 64 bytes
but without any other error.
5
Reserved
Must be kept at reset value.
4:3
RTHC[1:0]
Receive threshold control bit
These bits control the threshold bytes of the RxFIFO.
Note
: These bits are valid only when the RSFD=0 and are ignored when the
RSFD=1.
0x0: 64
0x1: 32
0x2: 96
0x3: 128
2
OSF
Operate on second frame bit
0: The TxDMA controller process the second transmit frame after the status of the
first frame is written back to descriptor
1: The TxDMA controller process the second transmit frame after pushed all first
frame data into TxFIFO but before the status of the first frame is written back to
descriptor
1
SRE
Start/stop receive enable bit
0: The RxDMA controller will enter stop state after transfer complete if current
received frame is transmitting to memory by RxDMA. After transfer complete, the
next descriptor address in the receive table will become the current descriptor
address when restart the RxDMA controller. Only RxDMA controller is in running
state or suspend state, this bit can be reset by application.
1: The RxDMA controller will enter running state. RxDMA controller fetches
receive descriptor from receive descriptor table for receiving frames. The
descriptor address can either from current address in the ENET_DMA_RDTADDR
register or the address after previous frame stopped by application. If the DAV bit
in fetched descriptor is reset, RxDMA controller will enter suspend state and RBU
bit will be set. Setting this bit can only when RxDMA controller is in stop state or
suspend state. This bit should be set after all other DMA registers have been
configured otherwise the action of RxDMA is unpredictable.
0
Reserved
Must be kept at reset value.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...