GD32F10x User Manual
640
mode to normal working mode, this bit will be cleared after receiving 11
consecutive recessive bits from the CAN bus.
0: CAN is not in the state of sleep working mode
1: CAN is in the state of sleep working mode
0
IWS
Initial working state
This bit is set by hardware when the CAN enters initial working mode after setting
IWMOD bit in CAN_CTL register. If the CAN leaves normal working mode to initial
working mode, it must wait the current frame transmission or reception to be
completed. This bit is cleared by hardware when the CAN leaves initial working
mode after clearing IWMOD bit in CAN_CTL register. If leaving initial working
mode to normal working mode, this bit will be cleared after receiving 11
consecutive recessive bits from the CAN bus.
0: CAN is not in the state of initial working mode
1: CAN is in the state of initial working mode
21.4.3.
Transmit status register (CAN_TSTAT)
Address offset: 0x08
Reset value: 0x1C00 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TMLS2
TMLS1
TMLS0
TME2
TME1
TME0
NUM[1:0]
MST2
Reserved
MTE2
MAL2
MTFNER
R2
MTF2
r
r
r
r
r
r
r
rs
rc_w1
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MST1
Reserved
MTE1
MAL1
MTFNER
R1
MTF1
MST0
Reserved
MTE0
MAL0
MTFNER
R0
MTF0
rs
rc_w1
rc_w1
rc_w1
rc_w1
rs
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31
TMLS2
Transmit mailbox 2 last sending in Tx FIFO
This bit is set by hardware when transmit mailbox 2 has the last sending order in
the Tx FIFO with at least two frames pending.
30
TMLS1
Transmit mailbox 1 last sending in Tx FIFO
This bit is set by hardware when transmit mailbox 1 has the last sending order in
the Tx FIFO with at least two frames pending.
29
TMLS0
Transmit mailbox 0 last sending in Tx FIFO
This bit is set by hardware when transmit mailbox 0 has the last sending order in
the Tx FIFO with at least two frames pending.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...