GD32F10x User Manual
674
0
0
-
0
1
0
-
Pass on hash filter match and drop
PAUSE control frames if PCFRM = 0x
0
1
-
0
1
0
-
Pass on hash or perfect/group filter
match and drop PAUSE control frames
if PCFRM = 0x
0
-
-
1
0
0
-
Fail on perfect/group filter match and
drop PAUSE control frames if PCFRM =
0x
0
0
-
1
1
0
-
Fail on hash filter match and drop
PAUSE control frames if PCFRM = 0x
0
1
-
1
1
0
-
Fail on hash or perfect/group filter
match and drop PAUSE control frames
if PCFRM = 0x
Table 22-5. Source address filtering table
Frame
type
PM
SAIFLT
SAFLT
SA filter operation
Unicast
1
-
-
Pass all frames
0
0
0
Pass status on perfect/group filter match but do not
drop frames that fail
0
1
0
Fail status on perfect/group filter match but do not drop
frame
Unicast
0
0
1
Pass on perfect/group filter match and drop frames that
fail
0
1
1
Fail on perfect/group filter match and drop frames that
fail
Promiscuous mode
If the PM bit in ENET_MAC_FRMF register is set, promiscuous mode is enable. Then the
address filter function is bypassed, all frames are thought passed through the filter. At the
same time the receive status information DA / SA error bit is always '0'.
Pause control frame filter
When MAC received pause frame, it will detect 6 bytes DA field in the frame. If UPFDT bit in
ENET_MAC_FCTL register is 0, it is determined by whether the value of the DA field conforms
to the unique value (0x0180C2000001) with IEEE-802.3 specification control frames. If
UPFDT bit in ENET_MAC_FCTL register is set, MAC additionally compares DA field with the
programmed MAC address for bit match. If DA field match and receive flow control is enabled
(RFCEN bit in ENET_MAC_FCTL register is set), the corresponding pause control frame
function will be triggered. Whether this filter passed pause frame is forwarded to memory is
depending on the PCFRM[1:0] bit in ENET_MAC_FRMF register.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...