![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 746](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800746.webp)
GD32F10x User Manual
746
This bit can only be set when both LSG and INTC are set in TDES0.
0: Current frame transmission is not finished
1: Current frame transmission is finished.
22.4.48.
DMA control register (ENET_DMA_CTL)
Address offset: 0x1018
Reset value: 0x0000 0000
This register configures both the transmitting and receiving operation modes and commands.
This register should be written at last during the process of DMA initialization.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DTCERFD
RSFD
DAFRF
Reserved
TSFD
FTF
Reserved
TTHC[2]
rw
rw
rw
rw
rs
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TTHC[1:0]
STE
Reserved
FERF
FUF
Reserved
RTHC[1:0]
OSF
SRE
Reserved
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:27
Reserved
Must be kept at reset value.
26
DTCERFD
Dropping of TCP/IP checksum error frames disable bit
0: All error frames will be dropped when FERF=0
1: The received frame with only payload error but no other errors will not be
dropped.
25
RSFD
Receive Store-and-Forward bit
0: The RxFIFO operates in Cut-Through mode. The forwarding threshold depends
on the RTHC bits
1: The RxFIFO operates in Store-and-
Forward mode. The RTHC bits are don’t
care and the frame forwarding starts after the whole frame has pushed into
RxFIFO.
24
DAFRF
Disable flushing of received frames bit
0: The RxDMA flushes all frames because of unavailable receive descriptor
1: The RxDMA does not flush any frames even though receive descriptor is
unavailable
23:22
Reserved
Must be kept at reset value.
21
TSFD
Transmit Store-and-Forward bit
0: The TxFIFO operates in Cut-Through mode. The TTHC bits in
ENET_DMA_CTL register defines the start popping time from TxFIFO
1: The TxFIFO operates in Store-and-Forward mode. Transmission on interface
starts after the full frame has been pushed into the TxFIFO. The TTHC bits are
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...