GD32F10x User Manual
285
Table 15-2. Complementary outputs controlled by parameters
Complementary Parameters
Output Status
POEN ROS
IOS
CHxEN CHxNEN
CHx_O
CHx_ON
0
0/1
0
0
0
CHx_O / CHx_ON = LOW
CHx_O / CHx_ON output disable.
1
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output disable.
If clock is enable:
CHx_O = ISOx CHx_ON = ISOxN
1
0
1
1
0
0
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output disable.
1
CHx_O = CHxP CHx_ON = CHxNP
CHx_O/CHx_ON output enable.
If clock is enable:
CHx_O = ISOx CHx_ON = ISOxN
1
0
1
1
0
0/1
0
0
CHx_O/CHx_ON = LOW
CHx_O/CHx_ON output disable.
1
CHx_O = LOW
CHx_O output disable.
CHx_ON=OxCPRE
⊕
CHxNP
CHx_ON output enable
1
0
CHx_O=OxCPRE
⊕
CHxP
CHx_O output enable
CHx_ON = LOW
CHx_ON output disable.
1
CHx_O=OxCPRE
⊕
CHxP
CHx_O output enable
CHx_ON=(!OxCPRE)
⊕
CHxNP
CHx_ON output enable
1
0
0
CHx_O = CHxP
CHx_O output disable.
CHx_ON = CHxNP
CHx_ON output disable.
1
CHx_O = CHxP
CHx_O output enable
CHx_ON=OxCPRE
⊕
CHxNP
CHx_ON output enable
1
0
CHx_O=OxCPRE
⊕
CHxP
CHx_O output enable
CHx_ON = CHxNP
CHx_ON output enable.
1
CHx_O=OxCPRE
⊕
CHxP
CHx_O output enable
CHx_ON=(!OxCPRE)
⊕
CHxNP
CHx_ON output enable.
Insertion dead time for complementary PWM
The dead time insertion is enabled when both CHxEN and CHxNEN
are 1’b1, and set POEN
is also necessary. The field named DTCFG defines the dead time delay that can be used for
all channels expect for channel 3. The detail about the delay time, refer to the register
TIMERx_CCHP.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...