![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 705](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800705.webp)
GD32F10x User Manual
705
used for RxDMA controller to store the received frame if RB1S is not 0. The buffer
address alignment has no limitation.
RTSL: When timestamp function is enabled and LDES is set, these bits will be
changed to timestamp low 32-bit value by RxDMA controller if received frame
passed the filter and satisfied the snapshoot condition. If the received frame does
not meet the snapshoot condition, these bits will keep RB1AP value.
RDES3: Receive descriptor word 3
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RB2AP/RTSH[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RB2AP/RTSH[15:0]
rw
Bits
Fields
Descriptions
31:0
RB2AP/RTSH[31:0]
Receive buffer 2 address pointer (next descriptor address) / Receive frame
timestamp high 32-bit value bits
These bits are designed for two different functions: buffer address pointer or next
descriptor address (RB1AP) or timestamp high 32-bit value (RTSH).
RB2AP: Before fetching this descriptor by RxDMA controller, these bits are
configured to the buffer 2 address (RCHM=0) or the next descriptor address
(RCHM=1) by application. This buffer 2 address pointer is used for RxDMA
controller to store the received frame if RB1S is not 0 when RCHM=0. If RCHM=1
and RERM=0, this address pointer is used for fetching the next descriptor. If
RCHM=1 and RERM=1, these bits are ignored.
When this address is used for next descriptor address, the word alignment is
needed. The other conditions have no limitation for these bits.
RTSH: When timestamp function is enabled and LDES is set, these bits will be
changed to timestamp high 32-bit value by RxDMA controller if received frame
passed the filter and satisfied the snapshoot condition. If the received frame does
not meet the snapshoot condition, these bits will keep RB2AP value.
22.3.7.
Example for a typical configuration flow of Ethernet
After power-on reset or system reset, the following operation flow is a typical process for
application to configure and run Ethernet:
Enable Ethernet clock
Program the RCU module to enable the HCLK and Ethernet Tx/Rx clock.
Setup the communication interface
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...