![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 694](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800694.webp)
GD32F10x User Manual
694
16
IPHE
IP header error bit
IP header error occurs when any case of below happen:
IPv4 frames:
1) The header length field has a value less than 0x5.
2) The header length field value in transmitting IPv4 frame is mismatch with the
number of header bytes
3) The version field value does not match the length/type field value
IPv6 frames:
1) The main header length is not 40 bytes
2) The version field value does not match the length/type field value
0:The MAC transmitter did not detect error in the IP datagram header
1:The MAC transmitter detected an error in the IP datagram header
15
ES
Error summary bit
Following bits are logical ORed to generate this bit:
TDES0[16]: IP header error
TDES0[14]: Jabber timeout
TDES0[13]: Frame flush
TDES0[12]: IP payload error
TDES0[11]: Loss of carrier
TDES0[10]: No carrier
TDES0[9]: Late collision
TDES0[8]: Excessive collision
TDES0[2]:Excessive deferral
TDES0[1]: Underflow error
14
JT
Jabber timeout bit
Only set when the JBD bit is reset
0:No jabber timeout occurred
1:The MAC transmitter has experienced a jabber timeout
13
FRMF
Frame flushed bit
This bit is set to flush the Tx frame by software
12
IPPE
IP payload error bit
The transmitter checks the payload length received in the IPv4 or IPv6
header against the actual number of TCP, UDP or ICMP packet bytes received
from the application and issues an error status in case of a mismatch
0:No IP payload error occurred
1: MAC transmitter detected an error in the TCP, UDP, or ICMPIP datagram
payload
11
LCA
Loss of carrier bit
When the interface signal ‘CRS’ lost one or more cycles and no collision
happened during transmitting, the loss of carrier condition occurs.
This is valid only in Half-duplex mode.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...