![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 208](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800208.webp)
GD32F10x User Manual
208
29
TIMER9_HOLD
TIMER9 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER9 counter for debug when core halted.
28
TIMER8_HOLD
TIMER8 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER8 counter for debug when core halted.
27
TIMER13_HOLD
TIMER 13 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER13 counter for debug when core halted
26
TIMER12_HOLD
TIMER12 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER12 counter for debug when core halted.
25
TIMER11_HOLD
TIMER11 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER11 counter for debug when core halted.
24:22
Reserved
Must be kept at reset value
21
CAN1_HOLD
CAN1 hold bit
This bit is set and reset by software
0: no effect
1: the receive register of CAN1 stops receiving data when core halted.
20
TIMER6_HOLD
TIMER6 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER6 counter for debug when core halted.
19
TIMER5_HOLD
TIMER5 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER5 counter for debug when core halted.
18
TIMER4_HOLD
TIMER4 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER4 counter for debug when core halted.
17
TIMER7_HOLD
TIMER7 hold bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...