GD32F10x User Manual
566
SDIO_CLK
DAT0
Command write data
2 CLK
CMD
DAT1
DAT1(mode)
S
E
Response
S
E
Data
S
E
interrupt
data
interrupt
Data
S
E
Command write data
S
E
CRC
S
E
When transferring multiple blocks of data in the 4-bit SD mode, a special definition of the
interrupt period is required. In order to allow the highest speed of communication, the interrupt
period
is limited to a 2-clock interrupt period. Card that wants to send an interrupt signal to
the host shall assert DAT1 low for the first clock and high for the second clock. The card shall
then release DAT1 into the hi-Z State.
Figure 19-17. Multiple block 4-Bit read interrupt
shows the operation for an interrupt during a 4-bit multi-block read and
19-18. Multiple block 4-Bit write interrupt cycle timing
shows the operation for an interrupt
during a 4-bit multi-block write
Figure 19-17. Multiple block 4-Bit read interrupt cycle timing
SDIO_CLK
DAT0
Command read data
CMD
DAT1
DAT1(mode)
S
E
Response
S
E
Data
S
E
interrupt
data
data
int
Data
S
E
Data
S
E
Data
S
E
int
2 CLK
2 CLK
data
Figure 19-18. Multiple block 4-Bit write interrupt cycle timing
SDIO_CLK
DAT0
CMD
DAT1
DAT1(mode)
interrupt
data
interrupt
2 CLK
2 CLK
CRC
S
E
Command writ e data
S
E
Response
S
E
Data
S
E
Data
S
E
Data
S
E
Data
S
E
CRC
S
E
2 CLK
data
interrupt
19.7.2.
CE-ATA specific operations
The CE-ATA device supports these specific operations:
Receive command completion signal
Send command completion disable signal
The SDIO supports these operations only when SDIO_CMDCTL[14] is set.
Command completion signal
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...