GD32F10x User Manual
246
Bits
Fields
Descriptions
31:20
DAC1_DH[11:0]
DAC1 12-bit left-aligned data
These bits specify the data that is to be converted by DAC1
.
19:16
Reserved
Must be kept at reset value
15:4
DAC0_DH[11:0]
DAC0 12-bit left-aligned data
These bits specify the data that is to be converted by DAC0
.
3:0
Reserved
Must be kept at reset value
12.4.11.
DAC concurrent mode 8-bit right-aligned data holding register
(DACC_R8DH)
Address offset: 0x28
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DAC1_DH [7:0]
DAC0_DH [7:0]
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:8
DAC1_DH[7:0]
DAC1 8-bit right-aligned data
These bits specify the MSB 8-bit of the data that is to be converted by DAC1
.
7:0
DAC0_DH[7:0]
DAC0 8-bit right-aligned data
These bits specify the MSB 8-bit of the data that is to be converted by DAC0
.
12.4.12.
DAC0 data output register (DAC0_DO)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...