GD32F10x User Manual
661
(reset state)
ETH_MII_TX_EN
ETH_RMII_TX_EN
PB11
AF output push-pull
highspeed (50 MHz)
TX_EN
TX_EN
ETH_MII_TXD0
ETH_RMII_TXD0
PB12
AF output push-pull
highspeed (50 MHz)
TXD0
TXD0
ETH_MII_TXD1
ETH_RMII_TXD1
PB13
AF output push-pull
highspeed (50 MHz)
TXD1
TXD1
ETH_RMII_CRS_DV
PD8
Floating input
(reset state)
RX_DV
CRS_DV
ETH_MII_RXD0
ETH_RMII_RXD0
PD9
Floating input
(reset state)
RXD0
RXD0
ETH_MII_RXD1
ETH_RMII_RXD1
PD10
Floating input
(reset state)
RXD1
RXD1
ETH_MII_RXD2
PD11
Floating input
(reset state)
RXD2
ETH_MII_RXD3
PD12
Floating input
(reset state)
RXD3
22.3.
Function overview
22.3.1.
Interface configuration
The Ethernet block can transmit and receive Ethernet packets from an off-chip Ethernet PHY
connected through the MII/RMII interface. MII or RMII mode is selected by software and carry
on the PHY management through the SMI interface.
SMI: Station management interface
SMI is designed to access and configure PHY’s configuration.
Station management interface (SMI) is performed through two wires to communicate with the
external PHY: one clock line (MDC) and one data line (MDIO), it can access to the any PHY
register. The interface supports accessing up to 32 PHYs, but only one register in one PHY
can be addressed at the same time.
MDC and MDIO specific functions as follows:
MDC
: A clock of maximum frequency is 2.5 MHz. The pin remains low level when it is in
idle state. The minimum high or low level lasts time of MDC must be 160ns, and the
minimum period of MDC must be 400ns when it is in data transmission state.
MDIO
: Used to transfer data in conjunction with the MDC clock line, receiving data from
external PHY or sending data to external PHY.
Figure 22-3.
Station management interface signals
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...