GD32F10x User Manual
742
22.4.46.
DMA
transmit
descriptor
table
address
register
(ENET_DMA_TDTADDR)
Address offset: 0x1010
Reset value: 0x0000 0000
This register points to the start of the transmit descriptor table. The descriptor table is located
in the physical memory space and must be word-aligned. This register can only be written
when TxDMA controller is in stop state. Before starting TxDMA transmission process, this
register must be configured correctly.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STT[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STT[15:0]
rw
Bits
Fields
Descriptions
31:0
STT[31:0]
Start address of transmit table bits
These bits indicate the start address of the transmit descriptor table. STT[1:0] are
internally taken as zero so STT[1:0] are read only.
22.4.47.
DMA status register (ENET_DMA_STAT)
Address offset: 0x1014
Reset value: 0x0000 0000
This register contains all the status bits that the DMA controller recorded. Writing 1 to
meaningful bits in this register clears them but writing 0 has no effect. Each bit (bits [16:0])
can be masked by masking the corresponding bit in the ENET_DMA_INTEN register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TST
WUM
MSC
Reserved
EB[2:0]
TP[2:0]
RP[2:0]
NI
r
r
r
r
r
r
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
AI
ER
FBE
Reserved
ET
RWT
RPS
RBU
RS
TU
RO
TJT
TBU
TPS
TS
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29
TST
Timestamp trigger status bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...